





# **Cortex-A72 MPCore Software Development**

# **Course Description**

Cortex-A72 MPCore software development is a 4 days ARM official course. The course goes into great depth and provides all necessary know-how to develop software for systems based on Cortex-A72 processors.

The course starts with a quick review of the ARMv7-A architecture, then introduce the new 64-bit architecture, instruction set, and the new exception model to handle interrupts and exceptions.

The course continues by covering the Cortex-A72 MPCore architecture, memory management unit, memory model, cache and branch prediction, cache coherency, processes synchronization, boot process, barriers, virtualization, Generic Interrupt Controller (GIC), NEON coprocessor, power management, debug, security and OS support.

At the end of the course the participant will receive a certificate from ARM.

# **Course Duration**

4 days (5 with hands-on labs)





# Goals

- 1. Become familiar with ARMv8-A Cortex-A72 architecture
- Understand the main differences between ARMv7-A and ARMv8-A architectures
- 3. Become familiar with ARMv8-A instruction set
- 4. Understand the ARMv8-A exception model
- 5. Be able to configure and use the ARMv8-A MMU
- 6. Be familiar with ARMv8-A memory model
- 7. Be familiar with ARMv8-A caches and branch prediction
- 8. Understand ARMv8-A cache coherency features and how to configure them
- 9. Be able to boot Cortex-A72 MPCore system
- 10. Implement synchronization processes using ARM primitives to build mutex/semaphore
- 11. Be able to add barriers instructions to control program flow order
- 12. Be able to program the GIC
- 13. Become familiar with NEON coprocessor SIMD capabilities
- 14. Manage Cortex-A72 MPCore power modes
- 15. Be able to debug with invasive and non-invasive techniques
- 16. Become familiar with TrustZone infrastructure to build secured systems
- 17. Become familiar with Virtualization and its effect on the system
- 18. Embed AMP and SMP operating systems

# **Target Audience**

Software engineers that would like developing software and BSP for platforms based on ARMv8-A Cortex-A72 MPCore processor.



# **Prerequisites**

- ARMv7-A architecture
- Computer architecture background
- C and Assembler
- Experience in developing embedded systems

# **Course Material**

- ARM official course book
- Labs handbook
- DS5 SDK

# **Agenda**

# **Main Topics:**

- ARMv7-A Review
- Cortex-A72 Processor Overview
- Introduction to the ARMv8-A Architecture
- AArch64 A64 ISA Overview
- AArch64 Exception Handling
- ARMv8-A MMU
- ARMv8-A Memory Model
- ARMv8-A Caches and Branch Prediction
- ARMv8-A Cache Coherency
- Understanding Barriers
- Synchronization
- OS Support
- Booting a Cortex-A72 MPCore
- Programming the GIC
- Neon Overview
- ARMv8-A Debug and Trace
- ARMv8-A Virtualization
- Cortex- A72 Power Management
- ARMv8-A Secure Environment using TrustZone



## **Day #1**

#### ARMv7-A Architecture Review

- Architecture Versions
  - o Development of the ARM architecture
  - ARM Cortex processors (A/R/M)
- Registers and Instruction Sets
  - Data sizes and instruction sets
  - o The ARM register set
  - o Program status register
  - o ARM, Thumb, Thumb2 instruction sets
  - o AAPCS standard
  - Endianness
- Exception Model
  - o Processor modes
  - Banking of registers
  - o Taking an exception
  - Vector table
- Memory Model
  - o Memory model review
  - Memory types
  - Data alignment
- Coprocessors
  - o Coprocessors and their role
  - Example CP15 registers
  - o Performance Monitoring Unit (PMU)
- Architecture Extensions
  - Floating point and NEON
  - Large Physical Address Extensions (LPAE)
  - o TrustZone
  - Virtualization

#### ❖ ARMv8-A Architecture Overview

- Architecture Versions
  - Development of the ARM architecture
  - o What's new in ARMv8-A?
- Privilege Levels
  - AArch64 privilege levels
  - o AArch32 privilege levels



- Moving between AARch32 and AArch64
- > AArch64 Registers
  - Register banks
  - Other registers (XZR, WZR, X30, ELR ELn)
  - o Processor state
  - Procedure call standard
  - AArch64 and AArch32 register mappings
  - System control
  - System registers
- ➤ A64 Instruction Set
  - A64 overview
- Exception Model
  - AArch64 exceptions
  - o Taking an exception
- Memory Model
  - Memory types
  - Data alignment
  - o Virtual address space
  - o Multiple virtual address spaces
  - Physical address spaces
- ARMv8-A Software Support
  - o Linux
  - o Filesystems
  - ARM foundation model
  - o Open source tools support
  - o ARM DS5
- ARMv8-A AArch64 ISA Overview
- Instruction Sets
  - o AArch32
  - o AArch64
- Register Set
  - General purpose registers
  - o Register banks
- Load/Store Instructions
  - Load/store instructions overview
  - Register Load/store
  - Byte load examples



- Load/store address
- Addressing modes
- Floating point loads and stores
- o PC relative load
- o Register pair load/store
- Stack accesses

## Data Processing Instructions

- Data processing overview
- Shift/Rotate operations
- o Bit manipulation instructions
- o Signed or Zero extend
- Multiply
- o Division
- Conditional execution
- o Conditional operations
- Floating point operations
- Floating point conversions

### Program Flow Instructions

- o Branch instructions
- Conditional branch

### System Control

System register access

#### Advanced SIMD

- SIMD operations
- Vectors
- Examples SIMD instructions

### Cryptographic Extensions

- o Cryptographic extensions overview
- Using the cryptographic instructions
- o AES instructions

#### Additional Instructions

- Special load and store (LDNP/STNP, LDTR/STTR, LDAR/STLR, LDXR/STXR)
- Prefetch memory
- Exception generation and return
- o Breakpoints
- o Hints
- Key differences from A32
- Load/Store offset range
- o Immediate values logical operations
- Load-Store non-temporal pair (LDNP/STNP)



- Unprivileged Load/Store
- Exclusive accesses (LDXR/STXR)
- Load acquire Store release (LDAR/STLR)
- Bitfield Move/Extract (BFM/EXTR)
- o Data Move
- Floating point compare/select

#### ARMv8-A AArch64 Exception Model

- The AArch64 Exception Model
  - Exception levels
  - o AArch64 exceptions
  - o Taking an exception
  - Exception routing
  - PSTATE and the SPSR
  - Changing execution state
  - Exception return address
  - Exception stacks
  - AArch32 register mapping
  - AArch64 vector table

#### Interrupts

- o Interrupt handling
- o The Generic Interrupt Controller (GIC-400, GIC-500)
- o Interrupt example
- o Exception handler example
- o Nested exception example
- Nested exception handler example

### Synchronous Exceptions

- o Synchronous exceptions overview
- System calls
- Handling synchronous exceptions
- Exception Syndrome register

#### SError Exceptions

- SError exceptions overview
- Exceptions in EL2 and EL3
  - System calls to EL2/EL3
  - o Routing exceptions to EL2/EL3
  - Routing exception example
  - Example system with EL3 non secure
  - o Example system with EL3 secure



#### Cortex-A72 Processor Overview

- Cortex-A72 Introduction
  - Cortex-A72 features
  - o Cortex-A72 pipeline
  - o Configuration options
  - Hardware configuration options
  - Branch prediction resources
  - Cortex-A72 Cache overview
  - Data cache coherency
  - o Memory management
  - Prefetch, streaming and Auxiliary Control Register
  - Interrupt and bus interfaces
  - o Debug and timers
  - o Power management
  - o Big.LITTLE software models
  - Global task scheduling

# **Day #2**

## ARMv8-A Memory Management

- Memory Management Quick Refresher
  - o Why do we need memory management?
  - o What is virtual addressing?
  - o What is Memory Management Unit?
  - o How a physical address is formed?
  - o Multiple levels of translation table
- Stage 1 Translations at EL1/EL0
  - ARMv8-A translation tables
  - AArch64 translation tables
  - AArch64 table descriptor format
  - AArch64 tables with 4KB/16KB/64KB granules
  - Separate tables for application and kernel space
  - Translation control register
  - Setting the first level of lookup
  - o Caching translation tables
  - Contiguous block entries
- Translations at EL2/EL3
  - o Translation tables overview
  - Stage 2 translations (IPA -> PA)

When innovation meets expertise...



- Stage 1 translation EL2/3
- Secure world translation tables
- > TLB Maintenance
  - Translation table change example
  - AArch64 instructions (TLBI)

### ARMv8-A Memory Model

- Memory Model Quick Refresher
  - o ARMv8-A memory model
  - o How attributes are specified?
  - Hierarchical attributes
- Memory Types
  - ARMv8-A memory types overview
  - Normal memory
  - Device memory
  - o Ordering of device accesses
  - Specifying the type
- Memory Attributes
  - Cacheability
  - o Shareable
  - Access permissions
  - o Executable
  - o Access flag
  - Secure or non-secure (NS attribute)
- Alignment & Endianess
  - Alignment
  - Endianness in AArch64

#### ARMv8-A Caches & Branch Prediction

- Caches in Cortex-A series processors
  - o How is data stored in my cache?
  - o How are caches accessed?
  - o Level 1 and level 2 cache interaction
  - Branch prediction resources
- Cache Attributes
  - Cache policies
  - Write-back and write-through
  - o Inner and outer
  - Speculation and preloading



- > Cache Maintenance Operations
  - o Cache maintenance
  - o PoU and PoC and cache maintenance
  - PoU and PoC compared
  - AArch64 instructions
  - Maintenance broadcast
  - Maintenance broadcast Aarch64
- Cache Discovery
  - o Cache discovery code
  - Non-integrated caches
  - Cache disabled behavior

## ❖ ARMv8-A Cache Coherency

- Introduction to Coherency
  - o What is cache coherency?
  - Software and hardware coherency
  - Evolution of ARM coherency support
  - Cortex-A family coherency
  - ACE system level coherency
  - System coherency with GPUs and DMA
  - Shareability in the translation tables
  - Shareability and software
  - o Example: big.LITTLE implementation
- > MPCore Coherency
  - Coherency implementation details
  - MPCore Coherency management
  - Coherency logic
  - Cache coherency logic example
- Multi-Processor Systems Coherency
  - Multi-cluster coherency
  - o Coherency example: Reads
  - o Coherency example: Writes
  - o Barriers
  - o Barriers and ACE



# **Day #3**

#### Barriers in ARMv8-A

- Overview
  - Memory model
  - o Why do I care about access order?
  - o Barriers (DMB, DSB, ISB)
- Data Barriers
  - o DMB vs DSB
  - DMB instruction example
  - DSB instruction example
  - Different observers
  - DMB and DSB qualifiers
  - Mail box example
  - Speculation across barriers
  - Memory mapped peripherals
  - o "One-Way" barriers
- > Instruction Barriers
  - ISB instruction
  - ISB example
  - Translation table change example
  - Self-modifying code example
- Compiler Barriers

#### ARMv8-A Synchronization

- Introduction to Synchronization
  - o The Race for Atomicity
  - Critical Sections
  - Simple lock implementation
- Synchronization in ARMv8-A
  - Synchronization instructions
  - o Exclusive monitor
  - AArch64 example lock/unlock
  - Multi-thread lock example
- Local and Global Exclusive Monitors
  - o Where is the exclusive monitor?
  - Context switching
  - o Granularity of exclusive monitor
  - o Coherent lock example



- Other considerations
- o AArch64 Linux example
- AArch32 Linux example

## ARMv8-A OS Support Features

- Context Switching
  - Split translation tables
  - Global/non-global translations
  - Address Space Identifiers (ASIDs)
  - Thread registers
  - ASID with short descriptor format
- Modifying Translation Tables
  - Translation table change example
  - Caching translation tables
  - Access flag
  - Reserved bits
  - Tagged pointers
- Privilege Escalation Protections
  - o Executable
  - o Unprivileged loads and stores
- Timers
  - System timer in Cortex-A72 MPCore
  - System timer registers (for EL1/0)
- Linux Examples
  - Linux table update example
  - Linux access flag example

#### Cortex-A72 Booting

- Overview
  - Booting considerations
- Booting a Cortex-A72 Processor in AArch64
  - Booting and the processor state
  - AArch64 boot sequence mapping
  - o AArch32 boot sequence mapping
  - o What happens at reset in AArch64?
  - Entering lower exception levels
- Processor Setup
  - o Processor setup after reset
  - Vector tables and stacks



- o Floating point and advanced SIMD
- o Caches and MMU
- MP booting process
- How to identify the CPU
- Entering lower exception levels procedure

## **Day #4**

## **❖ ARMv8-A Generic Interrupt Controller Programming**

- ➢ GIC Architecture
  - o GIC architecture overview
  - o Interrupt types (SGI, PPI, SPI, LPI)
  - o Interrupts IDs on Cortex-A72
- Distributor and CPU Interfaces
  - Register interfaces
  - o Distributor interface
  - o CPU interface
  - Programming guidelines
- How to Enable and Configure Interrupts
  - o Enabling the IC
  - Interrupt configuration
- How to Handle Interrupts
  - Interrupt states
  - o Taking an interrupt
  - o Which CPU services an SPI?
  - o Priority mask register
  - o Interrupt priority registers
  - o Interrupt enable registers
  - Interrupt configuration
  - Running priority
  - o Group priority and Pre-emption
  - Binary point register
  - Nesting interrupts
  - Lock down support
- How to Send Software Interrupts
  - o SGI capability
  - Sending a SGI
  - Receiving a SGI

When innovation meets expertise...



- Security Extensions
  - o Group 0 and Group 1
  - Acknowledging interrupts
  - Priority and banking

## ❖ ARMv8-A Advanced SIMD & Floating-Point

- Advanced SIMD & FP Introduction
  - o What is NEON?
  - o Why program for NEON?
  - Support in A64, A32, T32 ISA
  - Power considerations
- Programmer's Model
  - NEON registers
  - Data sizes
  - Data types
  - o Register and element size
  - Vectors and scalars
  - Specifying data types
  - o Instruction "shape"
  - Long and narrow operations
  - o Instruction "modifiers"
  - o Floating point HP, SP and DP
  - Enabling Floating-point in software
  - o NEON status registers
- ➤ NEON Software Support
  - o How to use NEON?
  - o What is project Ne10?
  - o Why use project Ne10?
  - Automatic vectorizing
  - o Tuning C/C++ code for vectorising
  - NEON vectorising example
  - o Intrinsics functions

### ARMv8-A Debug

- Debug Overview
  - o Debug infrastructure
  - o How do I access the debug logic?
  - Types of debug (invasive, non-invasive)
  - o Hosted vs self-hosted
  - Viewing memory
  - Debugger impact on caches
  - Instruction breakpoint types



- Breakpoint comparison
- Exception catch (vector catch)
- o Performance monitoring hardware
- Events and filtering
- o Trace introduction
- Trace sinks (ETB, TPIU)
- Example trace system
- o Hardware comparators
- o Embedded cross trigger- CTI
- Debugger semi-hosting support

#### ARMv8-A Virtualization

- Virtualization Overview
  - What is virtualization
  - o Why virtualization?
  - o Type 1 and 2 hypervisors
- > ARM Virtualization Support
  - ARMv8-A virtualization
  - Instruction/register trapping
- Memory Management
  - Second stage translation
  - Stage 2 memory management
  - o Translation regimes
  - o Stage 2 translation overhead
  - Virtual Machine ID (VMID)
- Exception Handling
  - Device interrupt routing
  - Virtualizing exceptions
  - o Interrupt routing to EL2/hypervisor
  - Virtual exceptions
  - o GICv2 Virtual Interrupts
  - Virtual interrupt signaling (GIC)
  - Virtual interrupt signaling (internal)
- Introduction to SMMU
  - o Why do we need a SMMU?
  - o What is a SMMU?
  - MMU-40x overview
  - o MMU-500 overview



## ❖ Power Management for Cortex-A Processors

#### Power Overview

- o Power consumption
- Example power contributions
- Power reduction techniques
- Example power domains
- Additional power modes/interconnect
- Energy cost

#### Processor Power Modes

- ARM processor power modes
- o Processor standby mode
- Standby use cases and considerations
- Using WFE to enter standby
- o Processor power down
- o Power down example
- o Barriers and power down modes
- Entering power modes
- Point of no return

#### Multiprocessor and System Power Modes

- Multiprocessor power modes
- L2 cache power considerations
- Power down mode examples
- o Preparing the L2 cache for power down
- o SoC and system power down

## ARMv8-A Secure Environments

#### TrustZone Overview

- o What is TrustZone?
- o Why do we need TrustZone?
- o What kind of attacks are there?
- o What does it add?
- TrustZone is not...

#### Software Stack

- Software stack
- o How the worlds communicate?
- o Secure monitor
- Trusted boot
- Multi-core topology
- Scheduling of secure world

## Memory System

Physical address space



- o Caches and TLBs
- o Example system
- Debug
  - o Debug configuration
  - Debug authentication
- > TBSA
  - o What is TBSA?
  - o TBBR functionality